z-logo
open-access-imgOpen Access
Improving the Performances of the nMPRA Processor using a Custom Interrupt Management Scheduling Policy
Author(s) -
Ionel Zagan,
Vasile Gheorghiță Găitan
Publication year - 2016
Publication title -
advances in electrical and computer engineering
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.254
H-Index - 23
eISSN - 1844-7600
pISSN - 1582-7445
DOI - 10.4316/aece.2016.04007
Subject(s) - interrupt , computer science , scheduling (production processes) , embedded system , operating system , parallel computing , computer architecture , distributed computing , engineering , operations management , microcontroller
A quantitative and qualitative increase in production has been obtained in most fields through the development of CPUs and real-time systems based on them. Such is the case in the industrial sector where the automation process relieved partly or wholly the human activities needed in the manufacturing process. This is mainly due to time sharing in embedded real-time systems and to pseudo-parallel execution of tasks in the implementation of a single central processing unit. The present article presents the validation of the nHSE (Hardware Scheduler Engine) scheduler implemented in hardware by using a FPGA Xilinx Virtex-7, Vivado development platform, and the Vivado Simulator. In this context, our main contribution relates to a custom interrupt management scheduling policy implemented in hardware at the nHSE level, in order to provide predictable execution for asynchronous interrupts. By reducing the jitter when handling with asynchronous interrupts and completely eliminating the uncertainties of the scheduling limit for the set of tasks, a significant improvement of the overall system's predictability has been obtained

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here