z-logo
open-access-imgOpen Access
A Novel Analytical Model for Network-on-Chip using Semi-Markov Process
Author(s) -
J. Wang,
Y. Li,
Qicong Peng
Publication year - 2011
Publication title -
advances in electrical and computer engineering
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.254
H-Index - 23
eISSN - 1844-7600
pISSN - 1582-7445
DOI - 10.4316/aece.2011.01018
Subject(s) - computer science , process (computing) , chip , markov process , markov model , markov chain , mathematics , machine learning , statistics , telecommunications , operating system
Network-on-Chip (NoC) communication architecture is proposed to resolve the bottleneck of Multi-processor communication in a single chip. In this paper, a performance analytical model using Semi-Markov Process (SMP) is presented to obtain the NoC performance. More precisely, given the related parameters, SMP is used to describe the behavior of each channel and the header flit routing time on each channel can be calculated by analyzing the SMP. Then, the average packet latency in NoC can be calculated. The accuracy of our model is illustrated through simulation. Indeed, the experimental results show that the proposed model can be used to obtain NoC performance and it performs better than the state-of-art models. Therefore, our model can be used as a useful tool to guide the NoC design process

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here