z-logo
open-access-imgOpen Access
Design and Implementation of a Latency Efficient Encoder for LTE Systems
Author(s) -
Hwang Soo Yun,
Kim Dae Ho,
Jhang Kyoung Son
Publication year - 2010
Publication title -
etri journal
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.295
H-Index - 46
eISSN - 2233-7326
pISSN - 1225-6463
DOI - 10.4218/etrij.10.0109.0584
Subject(s) - encoder , computer science , latency (audio) , redundancy (engineering) , parallel computing , turbo , cyclic redundancy check , binary number , real time computing , computer hardware , algorithm , decoding methods , engineering , arithmetic , mathematics , telecommunications , operating system , automotive engineering
The operation time of an encoder is one of the critical implementation issues for satisfying the timing requirements of Long Term Evolution (LTE) systems because the encoder is based on binary operations. In this paper, we propose a design and implementation of a latency efficient encoder for LTE systems. By virtue of 8‐bit parallel processing of the cyclic redundancy checking attachment, code block (CB) segmentation, and a parallel processor, we are able to construct engines for turbo codings and rate matchings of each CB in a parallel fashion. Experimental results illustrate that although the total area and clock period of the proposed scheme are 19% and 6% larger than those of a conventional method based on a serial scheme, respectively, our parallel structure decreases the latency by about 32% to 65% compared with a serial structure. In particular, our approach is more latency efficient when the encoder processes a number of CBs. In addition, we apply the proposed scheme to a real system based on LTE, so that the timing requirement for ACK/NACK transmission is met by employing the encoder based on the parallel structure.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here