z-logo
open-access-imgOpen Access
IMAGE FILTERING WITH FIELD PROGRAMMABLE GATE ARRAY / VAIZDŲ FILTRAVIMAS LAUKU PROGRAMUOJAMA LOGINE MATRICA
Author(s) -
Arūnas Šlenderis,
Gintautas Daunys
Publication year - 2013
Publication title -
mokslas - lietuvos ateitis
Language(s) - English
Resource type - Journals
eISSN - 2029-2341
pISSN - 2029-2252
DOI - 10.3846/mla.2013.11
Subject(s) - field programmable gate array , nios ii , element (criminal law) , filter (signal processing) , computer science , computer hardware , engineering , electrical engineering , political science , law

The research examined the use of field programmable gate arrays (FPGA) in image filtering. Experimental and theoretical researches were reviewed. Experiments with Cyclone III family FPGA chip with implemented NIOS II soft processor were considered. Image filtering was achieved with symmetrical and asymmetrical finite impulse response filters with convolution kernel. The system, which was implemented with 3×3 symmetrical filter, which was implemented using the hardware description language, uses 59% of logic elements of the chip and 10 multiplication elements. The system with asymmetrical filter uses the same amount of logic elements and 13 multiplication elements. Both filter systems consume approx. 545 mW of power. The system, which is designed for filter implementation in C language, uses 65% of all logical elements and consumes 729 mW of power.

Article in Lithuanian

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here