z-logo
open-access-imgOpen Access
ECONOMICAL INTERPOLATOR IN A ΣΔ D/A CONVERTER
Author(s) -
Vytenis Puidokas
Publication year - 2010
Publication title -
mokslas - lietuvos ateitis
Language(s) - English
Resource type - Journals
eISSN - 2029-2341
pISSN - 2029-2252
DOI - 10.3846/mla.2010.007
Subject(s) - computer science , filter (signal processing) , transfer (computing) , set (abstract data type) , amplitude , electronic engineering , engineering , physics , optics , parallel computing , computer vision , programming language

The place of interpolator in ΣΔ DACs was briefly discussed. The summarized structure of the most common interpolators was provided. The more applicable interpolators’ structures were suggested and analyzed in comparison with similar one. Having changed the structure of incomplete interpolator and having optimized the stages, it was possible to improve the characteristic of amplitude transfer by 17 dB with less non-zero coefficients and much less FPGA resources. After experimental research of the full converter system (interpolator, modulator and output filter) it was defined that the designed interpolator (including 17 dB gaining) suits only a very limited set of modulators. Another version of interpolator was offered for the system, ensuring the suppression of the additional frequency band in the whole system above 99 dB instead of the previous 66 dB (or 49 dB in the similar version of interpolator).

Article in Lithuanian

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here