z-logo
open-access-imgOpen Access
Design Of Modified Data Driven Clock Gating And Look Ahead Clock Gating For Low Power
Author(s) -
V. Nirmaladevi,
A. Jothi Prabha
Publication year - 2018
Publication title -
international journal of electrical and electronics research
Language(s) - English
Resource type - Journals
ISSN - 2347-470X
DOI - 10.37391/ijeer.060204
Subject(s) - clock gating , gating , cadence , power gating , computer science , clock signal , power (physics) , electronic engineering , digital clock manager , cpu multiplier , electronic circuit , clock domain crossing , clock rate , clock skew , synchronous circuit , electrical engineering , engineering , telecommunications , physics , chip , voltage , transistor , biology , physiology , quantum mechanics
Clock signal is considered as an immense source of power dissipation in synchronous circuits because of large frequency and load. It does not carry any information but consumes high power at the switching activity which is to be avoided. So, by using clock gating we can save power by reducing unnecessary transition activity inside the gated module. Hence modified design of data driven clock gating and look ahead clock gating is designed to obtain the less power in the circuits. These two techniques are compared among them and by the results obtained through cadence virtuoso tool we can conclude that look ahead clock gating consumes low power, low noise response and higher performance.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here