
ENERGY AND POWER EFFICIENT SYSTEM ON CHIP WITH NANOSHEET FET
Author(s) -
Mohan Kumar N
Publication year - 2019
Publication title -
journal of electronics and informatics
Language(s) - English
Resource type - Journals
ISSN - 2582-3825
DOI - 10.36548/jei.2019.1.006
Subject(s) - nanosheet , chip , microsystem , dissipation , transistor , electronic engineering , efficient energy use , materials science , electrical engineering , engineering , nanotechnology , physics , voltage , thermodynamics
As the level of integration of IC increases, System on Chip (SoC) design has evolved. This technology comprises of several intellectual property blocks on a single chip. With downsizing of transistors, the traditional elements used impose several challenges such as power dissipation, leakage and so on. These factors risk the cost efficiency of microsystems and risk the semiconductor industry’s capability to prolong Moore’s law in the nanometer range. This is overcome by the introduction of carbon materials such as nanosheet FET. They are advantageous over the traditional elements in terms of area and power efficiency. We design an energy and power efficient SoC with nanosheet FET that provides noise tolerance and memory optimization.