z-logo
open-access-imgOpen Access
Design and Implementation of Hybrid FIR Filters using Vedic Multiplier and Fast Adders
Author(s) -
S. Jayakumar,
Ravikumar Selvam,
K. Karthikeyan,
N. Ramachandran
Publication year - 2019
Publication title -
international journal of recent technology and engineering
Language(s) - English
Resource type - Journals
ISSN - 2277-3878
DOI - 10.35940/ijrte.d9569.118419
Subject(s) - adder , finite impulse response , multiplier (economics) , computer science , infinite impulse response , digital signal processing , electronic engineering , field programmable gate array , carry save adder , digital filter , filter design , filter (signal processing) , computer hardware , algorithm , engineering , cmos , economics , computer vision , macroeconomics
FIR (Finite Impulse Response) filters play a significant role in the field of Digital Signal Processing (DSP) to eliminate noise suppression in Electro Cardio Graph (ECG), Imaging devices and the signal stored in analog media. So filter evaluation is accomplished to reduce the noise level. The Filter passes only the desired frequency to pass thereby reducing distortion in the processed signal during measurement. The FIR filter comprises of basic units like adders, multipliers and the delay element for its operations.FIR and IIR are the two types of digital filters chosen based on the range of inputs, complexity and size requirement. Multipliers and adders play a vital role in deterring the performance of FIR filter. In this work, we design and analyze different multiplier and adder for high-performance Fir filter implementation. The Vedic Mathematics is the methods containing 16 Sutras to aid fast mental calculations. In this work, we propose modified Anurupye Vedic multiplier methods with Kogge Stone fast adder for implementation in the direct form FIR filter. This approach provides 1.5% decrease in delay and 10.2% reduced in power, hence increasing speed marginally than previous methods. Along with low power consumption in Very High-Speed Hardware Description Language (VHDL), all the adders and the multiplier topologies are Synthesized using (Xilinx Spartan – 6 FPGA) Trainer Kit and the proposed 8 – Tap FIR filter is executed using this Board

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here