z-logo
open-access-imgOpen Access
High Speed and Low Power Consumption by Exploitation using Novel XOR and XNOR Gates
Publication year - 2019
Publication title -
international journal of innovative technology and exploring engineering
Language(s) - English
Resource type - Journals
ISSN - 2278-3075
DOI - 10.35940/ijitee.k1321.10812s19
Subject(s) - xnor gate , computer science , transistor , power–delay product , electronic engineering , capacitance , power (physics) , noise margin , adder , electronic circuit , logic gate , xor gate , cmos , electrical engineering , voltage , nand gate , engineering , physics , electrode , quantum mechanics
The present paper proposes a high speed and low power consumption by travelling novel XOR and XNOR gates. The present circuit consist optimized power intakeas well asdelay due to smallamount produced capacitance and power dissipation for low short circuit. Here we utilize 6 new hybrid 1 bit full adder circuitthat produces to and fro XOR/XNOR gates. Here the present circuit has its own advantages like rapidity, power consumption and delay in power product, dynamic capability and so on. Here we proposed signals like HSPICE, Cadence simulations for investigating the performance results which are based on 65-nm CMOS process technical models that indicate high speed and power against FA signals. So here we propose a novel new transistor sizing method that optimizes the PDP circuits. The present circuit investigates on various supply terms of variations like threshold voltages, size of transistors, input noise and output capacitance by utilizing numerical computation particle swam optimization algorithm for achieving desired value in optimum PDP with few iterations

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here