
MFMW: Modified Floor planning with Minimum Wire length
Author(s) -
N. Subbulakshmi,
R. Chandru,
R. Manimegalai
Publication year - 2019
Publication title -
international journal of innovative technology and exploring engineering
Language(s) - English
Resource type - Journals
ISSN - 2278-3075
DOI - 10.35940/ijitee.b6667.129219
Subject(s) - floorplan , simulated annealing , benchmark (surveying) , slicing , minification , chip , computer science , mathematical optimization , algorithm , mathematics , telecommunications , geodesy , world wide web , geography
Floorplanning is one of the most critical phases inVLSI circuit design. The module alignment has a substantial concentration on the minimization of chip area and total wirelength in slicing floorplan. At foremost, the disadvantages of dead space are investigated and an instinctive and profligate method is proposed to find the equitable part of component. Then, a tormenting for standardized expression is improved to produce new solution, and the proposed simulated annealing algorithm which improves design efficiency is opted for the best floorplan solution. The proposed MFMW method attains less area on the commonly used AMI33 and AMI 49 benchmark circuits.