z-logo
open-access-imgOpen Access
Multi-Core Eight Bit Ternary Content-Addressable Memory Design Based Image Learning System
Publication year - 2019
Publication title -
international journal of innovative technology and exploring engineering
Language(s) - English
Resource type - Journals
ISSN - 2278-3075
DOI - 10.35940/ijitee.a5303.119119
Subject(s) - computer science , content addressable memory , focus (optics) , computer hardware , very large scale integration , image (mathematics) , verilog , computer architecture , embedded system , artificial intelligence , artificial neural network , field programmable gate array , physics , optics
In this research work, the image is learned to find features to make use of during its analysis and a genetic apices based low power Ternary Content-Addressable Memory (TCAM) is designed to implement the proposed image learning system. A technique called Content Matching Search Register is proposed in this work to perform the image learning operations in proposed TCAM architecture. This paper proposes an ImOFF algorithm for image analysis. The focus of this multi-core TCAM (MC-TCAM) is to make fast computations and search based designs. The focus application of this research work is in the design of low power On-board Embedded-VLSI chip to perform image analysis. Proposed multi-core eight bit Ternary TCAM (MCEB-TCAM) is analyzed using IC design tools in 90nm technology, using Verilog hardware description language and usage of Cadence for layout generation and parasitic extraction of the circuit components.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here