z-logo
open-access-imgOpen Access
Euler and RK4 Algorithms Based Implementation of Autonomous Chaotic Generator
Author(s) -
Subodh Kumar Pandey*,
AUTHOR_ID,
Alpana Pandey,
AUTHOR_ID
Publication year - 2019
Publication title -
international journal of engineering and advanced technology
Language(s) - English
Resource type - Journals
ISSN - 2249-8958
DOI - 10.35940/ijeat.f9316.088619
Subject(s) - field programmable gate array , chaotic , computer science , verilog , interfacing , algorithm , nondeterministic algorithm , generator (circuit theory) , euler's formula , embedded system , computer hardware , mathematics , artificial intelligence , physics , mathematical analysis , power (physics) , quantum mechanics
Chaotic systems plays a vital role in the field of security, data hiding and steganography. FPGA implementation makes more advantageous compared to analog one. Different chaotic systems like chaos generator and nondeterministic number generator used for security purpose and key generation were successfully realized in FPGA. In this paper, FPGA implementation of Pandey-Baghel-Singh chaotic system (PBSCS) using Euler and RK4 numerical algorithms is presented. Pandey-Baghel-Singh chaotic system were obtained using numerical differential solution and numerically modelled in Verilog with the environment of Xilinx Vivado 2017.3 design suite. The design is verified using experimental setup with the help of interfacing to PC and FPGA family of Artix-7 Nexys 4 DDR and Basys3. Performance of the FPGA based chaotic generator using Euler and RK4 algorithm are analyzed using 1 GB data sets with the maximum operating frequency achieved up to 359.71 MHz.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here