z-logo
open-access-imgOpen Access
Implementation of Leakage Power Reduction Techniques in Field Programmable Device
Author(s) -
Sandeep Chittem*,
Seshapu Prassanna,
Prem Sagar Konapally,
P V V S Srinivas
Publication year - 2019
Publication title -
international journal of engineering and advanced technology
Language(s) - English
Resource type - Journals
ISSN - 2249-8958
DOI - 10.35940/ijeat.b3731.129219
Subject(s) - computer science , embedded system , power consumption , field (mathematics) , power (physics) , leakage (economics) , mobile device , electrical engineering , electronic engineering , engineering , physics , mathematics , quantum mechanics , pure mathematics , operating system , economics , macroeconomics
This paper provide a summary of low-power technique for field-programmable gate arrays (FPDs). It cover system level propose technique as well as device level propose methods that have besieged present trade devices. In addition to describe present investigate happening circuit level as well as architecture-level create technique. Current studies on power model as well as on low-power computer-aided design (CAD) are also information. At last, it proposes that would allow the use of Field Programmable Device (FPD) equipment in applications where power and energy consumption is critical, such as mobile devices.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here