z-logo
open-access-imgOpen Access
Performance Evaluation o f a n Efficient 5 2 Compressor f or Digital Applications
Author(s) -
N. Mathan,
G. Jegan,
M. Satya Sai Avinash,
Mala Yadav
Publication year - 2019
Publication title -
international journal of engineering and advanced technology
Language(s) - English
Resource type - Journals
ISSN - 2249-8958
DOI - 10.35940/ijeat.a2962.109119
Subject(s) - adder , gas compressor , computer science , power–delay product , multiplexer , propagation delay , electronic engineering , computer hardware , embedded system , cmos , engineering , telecommunications , multiplexing , computer network , mechanical engineering
This paper presents an efficient performance 5-2 compressor which consumes less power. The architecture of this compressor consists of full adder, XOR’s, CGEN and MUX blocks. This architecture is mainly implemented based on Cout signals independent of Cin signals in order to reduce the carry propagation to a compressor. An efficient full adder is used to optimize the compressor architecture. In this design, an existing carry generator, XOR, MUX blocks configure with the proposed full adder circuit. The proposed design for full adder employs using pass transistor logic, which eliminates the weak logic in the circuit. This technique is mainly considerable for less power consumption. The parameters of proposed architecture is compared with other designs i.e. power-delay product, average-power, and delay. Simulations were done using HSPICE software in 130nm and 32nm technology. The simulation results show the improvement in the overall performance of the 5-2 compressor.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here