z-logo
open-access-imgOpen Access
Low-Power Low-Area architecture of Probability Density Function Estimation for Histogram Equalization
Author(s) -
Koteswar Rao Bonagiri,
Giri Babu Kande,
P. Chandrasekhar Reddy
Publication year - 2021
Publication title -
international journal of scientific research in science and technology
Language(s) - English
Resource type - Journals
eISSN - 2395-602X
pISSN - 2395-6011
DOI - 10.32628/ijsrst218658
Subject(s) - lookup table , computer science , field programmable gate array , application specific integrated circuit , histogram , adder , computer hardware , electronic engineering , artificial intelligence , telecommunications , engineering , latency (audio) , image (mathematics) , programming language
Estimation of Probability Density Functions (PDFs) in view of accessible information is critical issue emerging in various fields, for example, broadcast communications, machine learning, information mining, design pattern recognition and Personal Computer (PC) vision. In this paper, the Look-Up Table–Carry Select Adder-PDF (LUT-CSLA-PDF) mehod is implemented to increase system performance. The LUT is one of the fast way to recognize a complex function in the digital logic circuit. In this work, The FPGA (field programmable gate array) analysis, LUT, slices, flip flops, frequency are improved as well as ASIC (application specified integrated chip) implementation analysis an area, power, delay, Area Power Product (APP), Area Delay Product (ADP) are enhanced in LUT-CSLA-PDF technique compared to conventional methods.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here