z-logo
open-access-imgOpen Access
Reconfigurable High Performance Secured NoC Design Using Hierarchical Agent-based Monitoring System
Author(s) -
Kendaganna Swamy S,
Anand Jatti,
Uma Batra
Publication year - 2018
Publication title -
international journal of electrical and computer engineering
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.277
H-Index - 22
ISSN - 2088-8708
DOI - 10.11591/ijece.v8i6.pp4164-4174
Subject(s) - computer science , network on a chip , computer network , distributed computing , deadlock , network packet , embedded system
With the rapid increase in demand for high performance computing, there is also a significant growth of data communication that leads to leverage the significance of network on chip. This paper proposes a reconfigurable fault tolerant on chip architecture with hierarchical agent based monitoring system for enhancing the performance of network based multiprocessor system on chip against faulty links and nodes. These distributed agents provide healthy status and congestion information of the network. This status information is used for further packet routing in the network with the help of XY routing algorithm. The functionality of Agent is enhanced not only to work as information provider but also to take decision for packet to either pass or stop to the processing element by setting the firewall in order to provide security. Proposed design provides a better performance and area optimization by avoiding deadlock and live lock as compared to existing approaches over network design.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here