z-logo
open-access-imgOpen Access
High speed modified carry save adder using a structure of multiplexers
Author(s) -
Ahmed Salah Hameed,
Marwa Jawad Kathem
Publication year - 2021
Publication title -
international journal of power electronics and drive systems/international journal of electrical and computer engineering
Language(s) - English
Resource type - Journals
eISSN - 2722-2578
pISSN - 2722-256X
DOI - 10.11591/ijece.v11i2.pp1591-1598
Subject(s) - adder , multiplexer , carry save adder , computer science , vhdl , serial binary adder , field programmable gate array , computer hardware , parallel computing , embedded system , arithmetic , multiplexing , mathematics , telecommunications , latency (audio)
Adders are the heart of data path circuits for any processor in digital computer and signal processing systems. Growth in technology keeps supporting efficient design of binary adders for high speed applications. In this paper, a fast and area-efficient modified carry save adder (CSA) is presented. A multiplexer based design of full adder is proposed to implement the structure of the CSA. The proposed design of full adder is employed in designing all stages of traditional CSA. By modifying the design of full adder in CSA, the complexity and area of the design can be reduced, resulting in reduced delay time. The VHDL implementations of CSA adders including (the proposed version, traditional CSA, and modified CSAs presented in literature) are simulated using Quartus II synthesis software tool with the altera FPGA EP2C5T144C6 device (Cyclone II). Simulation results of 64-bit adder designs demonstrate the average improvement of 17.75%, 1.60%, and 8.81% respectively for the worst case time, thermal power dissipation and number of FPGA logic elements.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here