z-logo
open-access-imgOpen Access
A New Ultralow-Voltage Retention SRAM Cell Enhancing Noise Immunity
Author(s) -
Katsutoshi Ito,
Yusaku Shiotsu,
Satoshi Sugahara
Publication year - 2025
Publication title -
ieee open journal of circuits and systems
Language(s) - English
Resource type - Magazines
eISSN - 2644-1225
DOI - 10.1109/ojcas.2025.3594022
Subject(s) - components, circuits, devices and systems
A new ultralow-voltage retention (ULVR) SRAM cell is proposed, which can highly enhance the noise margin (NM) for the ULVR mode at ultralow voltages (VUL). This 8T cell is configured with new-type Schmitt-trigger (ST) inverters that can nearly maximize the hysteresis width of the voltage transfer characteristics (VTC). The design methodology of the cell is developed with careful consideration for the process variation of the constituent transistors, and the optimally designed cell can ensure sufficient NMs that satisfy the 6s failure probability for all the operating modes. In particular, for the ULVR mode at VUL = 0.2 V, the proposed 8T cell can exhibit much stronger noise immunity than previously proposed various low-voltage cells. In addition, the proposed 8T cell can achieve stable data retention even at VUL = 0.16 V with sufficient noise immunity satisfying the 6σ failure probability. An 8kB ULVR-SRAM macro configured with the proposed-8T-cell array is also developed. Using the ULVR mode, the macro can reduce the standby power by 93% compared with the standby mode of a conventional 6T-SRAM macro.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom