On-Current Degradation in Ultra-Scaled Nanosheet FETs With S/D Underlap Doping
Author(s) -
Lee-Chi Hung,
Zlatan Stanojevic,
Franz Schanovsky,
Hans Kosina,
Markus Karner
Publication year - 2025
Publication title -
ieee electron device letters
Language(s) - English
Resource type - Magazines
SCImago Journal Rank - 1.337
H-Index - 154
eISSN - 1558-0563
pISSN - 0741-3106
DOI - 10.1109/led.2025.3614369
Subject(s) - engineered materials, dielectrics and plasmas , components, circuits, devices and systems
Aggressive gate pitch scaling makes it increasingly challenging to control the doping gradient at the source/drain (S/D) extensions. To address this, S/D underlap doping has been proposed as a solution. However, anomalous I D,lin saturation has been experimentally observed in such devices, raising questions about its physical origin. In this work, we investigate the transport physics in ultra-scaled nanosheet FETs by solving the Subband Boltzmann Transport Equation. The simulation results reveal that secondary barriers formed in underdoped S/D extensions enhance quasi-ballistic transport even in the linear regime, providing a consistent explanation for the observed I D,lin saturation in underlap devices. These insights offer guidance for optimizing S/D underlap doping profiles, highlighting the need to avoid excessive Gate-S/D overlap capacitance while preventing on-current degradation.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom