Benchmarking of FERAM based memory system by optimizing ferroelectric device model
Author(s) -
Mohammad Adnaan,
Saeideh Alinezhad Chamazcoti,
Emil Karimov,
Marie Garcia Bardon,
Francky Catthoor,
Jan Van Houdt,
Azad Naeemi
Publication year - 2025
Publication title -
ieee journal on exploratory solid-state computational devices and circuits
Language(s) - English
Resource type - Magazines
SCImago Journal Rank - 0.545
H-Index - 16
eISSN - 2329-9231
DOI - 10.1109/jxcdc.2025.3618883
Subject(s) - components, circuits, devices and systems , computing and processing
We present a framework for design technology co-optimization (DTCO) of the main memory system with 1T1C FERAM as an alternative to DRAM. We start with the ferroelectric capacitor device model and perform array level memory circuit simulation. Then we map the circuit level metrics to system level simulators to analyze the performance enhancement of using FERAM as main memory. We demonstrate the performance boost and power savings that can be achieved at the system level by improving individual device characteristics and modifying circuit architecture. We have estimated that on average more than 14% improvement in instruction per cycle and 21% reduction in energy consumption can be achieved by substituting DRAM with FERAM equipped with a ferroelectric capacitor having optimal polarization switching voltage of 1:5 V .
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom