z-logo
open-access-imgOpen Access
High Performance Wallace Tree Multiplier Using Majority Gate Based Adders
Author(s) -
M Mummudi Murasu,
Sanjana Sujith,
A. Anita Angeline,
P. Sasi Priya,
V. S. Kanchana Bhaaskaran
Publication year - 2021
Publication title -
iop conference series. materials science and engineering
Language(s) - English
Resource type - Journals
eISSN - 1757-899X
pISSN - 1757-8981
DOI - 10.1088/1757-899x/1187/1/012003
Subject(s) - adder , multiplier (economics) , cadence , computer science , arithmetic , computer architecture , electronic engineering , computer hardware , mathematics , engineering , telecommunications , economics , latency (audio) , macroeconomics
An area efficient high performance Wallace Tree Multiplier using Majority Gate based Adders is presented in this paper. The proposed Wallace tree multiplier is designed using 9T majority function based full adder. Design is implemented in Cadence Virtuoso® using a 180nm technology library. The design and analysis of the proposed design offers reduced delay of 33.12% while compared to the conventional wallace tree multiplier design using 16T full adder. The design also offers reduced transistor count of 208 which is minimal compared to that of the conventional design.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here