z-logo
open-access-imgOpen Access
Analysis of dc‐link capacitor current in three‐level neutral point clamped and cascaded H‐bridge inverters
Author(s) -
Orfanoudakis Georgios I.,
Yuratich Michael A.,
Sharkh Suleiman M.
Publication year - 2013
Publication title -
iet power electronics
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.637
H-Index - 77
eISSN - 1755-4543
pISSN - 1755-4535
DOI - 10.1049/iet-pel.2012.0422
Subject(s) - capacitor , ripple , sizing , matlab , h bridge , control theory (sociology) , electronic engineering , total harmonic distortion , topology (electrical circuits) , harmonic , modulation (music) , voltage , inverter , root mean square , computer science , engineering , electrical engineering , physics , acoustics , art , control (management) , artificial intelligence , visual arts , operating system
Dc‐link capacitor sizing is a critical aspect of inverter design. This study investigates capacitor sizing for three‐level neutral‐point‐clamped and cascaded H‐bridge inverters, based on an analysis of dc‐link capacitor current. Methods used to derive expressions for the root‐mean‐square (rms) value and harmonic spectrum of the capacitor current in two‐level inverters, are extended to the three‐level inverters. A new numerical approach is also proposed for calculating the capacitor rms current and voltage ripple. MATLAB code is given for the proposed approach, which can be easily adapted to different modulation strategies and applied to higher‐level inverters. Capacitor sizing parameters derived according to this approach are presented for a number of common modulation strategies and are used to compare the requirements of the examined three‐level topologies. Results are validated by simulations using MATLAB‐Simulink.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here