z-logo
open-access-imgOpen Access
H.264/AVC high definition intra coding implementation on multiprocessor system on chip technology architecture
Author(s) -
Belhadj Nidhameddine,
Bahri Nejmeddine,
Marrakchi Zied,
Ben Ayed Mohamed Ali,
Masmoudi Nouri,
Mehrez Habib
Publication year - 2015
Publication title -
iet computers and digital techniques
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.219
H-Index - 46
ISSN - 1751-861X
DOI - 10.1049/iet-cdt.2014.0151
Subject(s) - multiprocessing , computer architecture , computer science , coding (social sciences) , embedded system , architecture , parallel computing , chip , telecommunications , mathematics , art , statistics , visual arts
Exploiting the multiprocessor system on chip technology (MPSoC) is a promising way to improve the frame rate of latest video encoders. In this article, an MPSoC architecture for the intra prediction encoding chain of H.264/AVC high definition is proposed using SoCLib, an open platform for virtual prototyping of MPSoC architectures. Experimental results show a speedup of about 85% in processing time, compared with an execution based on a single central processing unit, with an acceptable final circuit area. The proposed parallelism does not affect the quality of the reconstructed video and bit rate. It takes into account the data loading latency constraint and the size of used memory requirement. The proposed architecture is validated on FPGA technology, using a technique that allows switching from a virtual platform to a hardware one.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here