z-logo
open-access-imgOpen Access
High‐gain and power‐efficient dynamic amplifier for pipelined SAR ADCs
Author(s) -
Lyu Y.,
Ramkaj A.,
Tavernier F.
Publication year - 2017
Publication title -
electronics letters
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.375
H-Index - 146
ISSN - 1350-911X
DOI - 10.1049/el.2017.3041
Subject(s) - amplifier , electronic engineering , computer science , cmos , direct coupled amplifier , linear amplifier , operational amplifier , cascade amplifier , power added efficiency , operational transconductance amplifier , fully differential amplifier , electrical engineering , engineering
A new power‐efficient dynamic residue amplifier for pipelined successive‐approximation‐register (SAR) ADCs is presented. A complementary input pair and a reference level detection technique are proposed to improve the performance of the dynamic amplifier. At a 400 MS/s sampling rate, the proposed amplifier achieves a gain of 16. The input referred noise is 57.2 μV and the total harmonic distortion is –57.1 dB. The power consumption of the proposed amplifier is 55.6 μW in 28 nm CMOS technology.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here