z-logo
open-access-imgOpen Access
Analogue multiplier using passive circuits and digital primitives with time‐mode signal representation
Author(s) -
D'Angelo R.,
Sonkusale S.
Publication year - 2015
Publication title -
electronics letters
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.375
H-Index - 146
ISSN - 1350-911X
DOI - 10.1049/el.2015.2235
Subject(s) - multiplier (economics) , logarithm , computer science , electronic engineering , cmos , analog multiplier , electronic circuit , exponential function , mode (computer interface) , scaling , digital signal processing , mathematics , analog signal , electrical engineering , computer hardware , engineering , mathematical analysis , geometry , economics , macroeconomics , operating system
A new architecture to multiply signals with time‐mode representations is proposed. The exponential relationship between voltage and time in an RC circuit is utilised to implement the time‐mode logarithmic and exponential functions needed to realise a time‐mode analogue of the translinear principle. The addition of time‐mode variables is achieved through the natural progression of time equal to the sum of the input times. By combining these two techniques, an analogue multiplier can be implemented almost exclusively with passive circuits and digital primitives. Therefore, the circuit performance could benefit from CMOS scaling trends. The architecture is described, and simulation results are presented for an operational circuit implementing this approach.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here