
Reference voltage generation scheme enhancing speed and reliability for 1T1C‐type FRAM
Author(s) -
Jia Ze,
Zhang Gong,
Liu Jizhi,
Liu Zhiwei,
Liou Juin J.
Publication year - 2014
Publication title -
electronics letters
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.375
H-Index - 146
ISSN - 1350-911X
DOI - 10.1049/el.2013.3193
Subject(s) - reliability (semiconductor) , capacitor , scheme (mathematics) , electronic engineering , voltage , computer science , random access memory , random access , electrical engineering , computer hardware , engineering , power (physics) , computer network , mathematics , mathematical analysis , physics , quantum mechanics
An improved reference voltage generation scheme is proposed for a 1T1C‐type ferroelectric random access memory (FRAM), in which the circuit referring to reference cells is redefined and the data are written into reference cells at random between ‘1’ and ‘0’ depending on the voltages of the bitlines during every operation cycle. Compared with conventional schemes, it can not only realise higher access speed for memory, but also can enhance its reliability by resolving the imprint and relieving the fatigue relating to ferroelectric capacitors in the device. Functional verification for the experimental prototype utilising the proposed scheme has been implemented.