Thermal Stress and Failure Location Analysis for Through Silicon via in 3D Integration
Author(s) -
HuiYu Tsai,
ChenLung Kuo
Publication year - 2015
Publication title -
journal of mechanics
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.27
H-Index - 23
eISSN - 1811-8216
pISSN - 1727-7191
DOI - 10.1017/jmech.2015.52
Subject(s) - materials science , through silicon via , thermal expansion , delamination (geology) , three dimensional integrated circuit , stress (linguistics) , stacking , interconnection , finite element method , temperature cycling , composite material , silicon , thermal , substrate (aquarium) , reliability (semiconductor) , structural engineering , integrated circuit , optoelectronics , computer science , philosophy , computer network , linguistics , oceanography , engineering , biology , tectonics , paleontology , power (physics) , quantum mechanics , physics , nuclear magnetic resonance , meteorology , subduction , geology
Through silicon via (TSV) is the critical structure for three dimensional (3D) integration, which provides vertical interconnection between stacking dies. In TSV structure, large coefficient differences of thermal expansion exist between silicon substrate, dielectric material, and filled metal. Due to the large thermal mismatch, the high thermal stress occurring at the interface of different materials would result in delamination. Therefore, thermal-mechanical reliability is a key issue for 3D integration. In this study, we investigated the thermal-mechanical stress distribution of TSV under the condition of the accelerated thermal cycling loading by finite element analysis based on a 3D model of TSV structure. Due to the thermal expansion, that the TSV structure squeezed the surface area between TSVs at a high temperature resulted in compressive stresses at the surface area between TSVs. Therefore, a proper distance between the stress-sensitive device and the TSV should be kept. The stress analysis shows that the maximum thermal stress occurs in the outside region of TSV interface and in the annular region of TSV at a high temperature and at a low temperature, respectively. This study helps to obtain a clear thermal stress distribution of TSV and possible failure regions can be determined.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom