Premium
P‐8: Investigating the Degradation Behaviors for Bottom/Top Gate Sweep under Negative Bias Illumination Stress in Dual Gate InGaZnO Thin Film Transistors
Author(s) -
Tsai MingYen,
Chang TingChang,
Chu AnnKuo,
Hsieh TienYu,
Chen ChingEn,
Chen HuaMao,
Liao PoYung,
Chen BoWei,
Yang YuXin,
Chen KuoKuang,
Shih TsungHsiang,
Lu HsuehHsing
Publication year - 2015
Publication title -
sid symposium digest of technical papers
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.351
H-Index - 44
eISSN - 2168-0159
pISSN - 0097-966X
DOI - 10.1002/sdtp.10033
Subject(s) - materials science , trapping , optoelectronics , degradation (telecommunications) , thin film transistor , transistor , layer (electronics) , electrical engineering , nanotechnology , voltage , engineering , ecology , biology
This paper investigates illuminated negative bottom/top gate bias effect‐induced degradation behavior in the bottom/top gate sweep for dual gate a‐InGaZnO thin film transistors. The oncurrent conduction behavior in the top gate sweep was attributed to diffusion current, which is dominated by the source side barrier. It was also found that the degradation behaviors are completely different in the bottom and top gate sweep, regardless of bottom gate or top gate stress. When negative bias is applied on the bottom gate under illumination, the degradation behaviors are dominated by hole‐trapping in the gate insulator. However, the degradation behaviors are dominated by holetrapping in the etch‐stop layer when NBIS is operated on the top gate terminal. The different locations of these hole‐trapping regions cause the respective degradation behavior in the bottom/top gate sweep.