Premium
Electrical Properties of SiO 2 /n‐GaN Metal–Insulator–Semiconductor Structures
Author(s) -
Nakano Y.,
Jimbo T.
Publication year - 2002
Publication title -
physica status solidi (b)
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.51
H-Index - 109
eISSN - 1521-3951
pISSN - 0370-1972
DOI - 10.1002/1521-3951(200212)234:3<859::aid-pssb859>3.0.co;2-h
Subject(s) - semiconductor , materials science , insulator (electricity) , optoelectronics , metal , engineering physics , metallurgy , physics
Electrical characterization of SiO 2 /n‐GaN metal–insulator–semiconductor structures fabricated on sapphire substrates has been performed using pulsed capacitance–voltage and capacitance transient techniques. Fast and slow capacitance transients are clearly seen after applying reverse voltages, reflecting thermal emissions of carriers from the SiO 2 /GaN interface. The temperature dependence of the capacitance–voltage characteristics shows capacitance saturation in deep depletion (>15 V), which is probably associated with the slow capacitance transient. Deep‐level transient spectroscopic measurements reveal two interface traps with activation energies of 0.71 and ∼0.76 eV from the conduction band, corresponding to the fast and slow capacitance transients, respectively. Therefore, the observed capacitance saturation may be due to Fermi level pinning induced by the latter interface trap.