z-logo
open-access-imgOpen Access
Design Of High Performance Reconfigurable Routers Using Fpga
Author(s) -
Ramakrishnan Parthasarathi,
Prem Kumar Karunakaran,
Sai Sathyanarayan Venkatraman,
T. Dineshkumar,
I.Hameem Shanavas
Publication year - 2012
Publication title -
international journal of information engineering and electronic business
Language(s) - English
Resource type - Journals
eISSN - 2074-9023
pISSN - 2074-9031
DOI - 10.5815/ijieeb.2012.04.07
Subject(s) - modelsim , computer science , verilog , network on a chip , scalability , computer architecture , embedded system , network architecture , field programmable gate array , modular design , routing (electronic design automation) , network topology , computer network , network packet , vhdl , operating system
*Abstrsact — Network-on-chip(NoC) architectures are emerging for the highly scalable, reliable, and modular on-chip communication infrastructure platform. The NoC architecture uses layered protocols and packet-switched networks which consist of on-chip routers, links, and network interfaces on a predefined topology. In this Project, we design network-on-chip which is based on the Cartesian network environment. This project proposes the new Cartesian topology which is used to reduce network routing time, and it is a suitable alternate to network design and implementation. The Cartesian Network-OnChip can be modeled using Verilog HDL and simulated using Modelsim software.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom