z-logo
open-access-imgOpen Access
RADIX-10 PARALLEL DECIMAL MULTIPLIER
Author(s) -
MRUNALINI E. INGLE,
Tejaswini Panse
Publication year - 2012
Publication title -
international journal of electronics signals and systems
Language(s) - English
Resource type - Journals
ISSN - 2231-5969
DOI - 10.47893/ijess.2012.1059
Subject(s) - decimal , arithmetic , adder , computer science , multiplier (economics) , carry (investment) , mathematics , carry save adder , parallel computing , latency (audio) , economics , macroeconomics , telecommunications , finance
This paper introduces novel architecture for Radix-10 decimal multiplier. The new generation of highperformance decimal floating-point units (DFUs) is demanding efficient implementations of parallel decimal multiplier. The parallel generation of partial products is performed using signed-digit radix-10 recoding of the multiplier and a simplified set of multiplicand multiples. The reduction of partial products is implemented in a tree structure based on a new algorithm decimal multioperand carry-save addition that uses a unconventional decimal-coded number systems. We further detail these techniques and it significantly improves the area and latency of the previous design, which include: optimized digit recoders, decimal carry-save adders (CSA’s) combining different decimal-coded operands, and carry free adders implemented by special designed bit counters. Keywords— Decimal computer arithmetic, parallel decimal multiplication, partial product generation and reduction, Decimal carry-save addition.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom