DESIGN OF A NEW DOUBLE PULSE LATCH FLIP FLOP
Author(s) -
N. N. Tripathi,
Amit Kumar,
Sanjay Kumar Singh,
Dhramjeet Yadav
Publication year - 2013
Publication title -
international journal of electronics and electical engineering
Language(s) - English
Resource type - Journals
ISSN - 2231-5284
DOI - 10.47893/ijeee.2013.1030
Subject(s) - flip flop , cmos , transistor , electrical engineering , chip , power (physics) , pulse (music) , pulse generator , generator (circuit theory) , flip chip , power consumption , leakage power , electronic engineering , computer science , engineering , materials science , voltage , physics , adhesive , layer (electronics) , quantum mechanics , composite material
This paper presents a new double pulse flip flop, which is composed of a pulse generator and latch part. DPLFF consumes less power and few transistor compare to other flip-flop. As feature size of the CMOS technology continues to scale down, leakage power has become an ever-increasing important part of the total power consumption of a chip. Double pulsed latch flip flop faster than other flip flop. This design features consumes less power. In this flip flop we modified the pulse generator to suit the circuit. The double pulse latch flip-flop has symmetric timing property. TSPICE simulation result at a frequency of 400MHz shows that proposed DPLFF consume less power compare to DPSCRFF. Keywords— Flip-flop, clock skew and pulse generator. .
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom