Design and characterization of low loss 50 picoseconds delay line on SOI platform
Author(s) -
Zhe Xiao,
Xianshu Luo,
Tsung-Yang Liow,
Peng Huei Lim,
Patinharekandy Prabhathan,
Jing Zhang,
Feng Luan
Publication year - 2013
Publication title -
optics express
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 1.394
H-Index - 271
ISSN - 1094-4087
DOI - 10.1364/oe.21.021285
Subject(s) - optics , picosecond , silicon on insulator , insertion loss , materials science , waveguide , line (geometry) , optoelectronics , physics , silicon , laser , geometry , mathematics
We design and experimentally demonstrate 50 picoseconds (ps) low loss delay line on 300 nm SOI platform. The delay line unit consists of straight rib waveguide and strip bend section linked by a transition taper waveguide. Low propagation loss of ~0.1 dB/cm is achieved on the straight rib waveguide. With taking into account both low loss and desirable delay, a complete design and characterization process for passive delay line is presented. Our measurement results show that about 0.7 dB excess loss is achievable for 50 ps delay. The loss can be further reduced by adjusting the layout parameters.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom