Comparative Power Analysis of an Adaptive Bus Encoding Method on the MBUS Structure
Author(s) -
Xiaokun Yang,
Nansong Wu,
Jean Andrian
Publication year - 2017
Publication title -
vlsi design
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.123
H-Index - 24
eISSN - 1065-514X
pISSN - 1026-7123
DOI - 10.1155/2017/4914301
Subject(s) - power consumption , field programmable gate array , power (physics) , reduction (mathematics) , computer science , encoding (memory) , capacitance , transmission (telecommunications) , electronic engineering , embedded system , engineering , mathematics , telecommunications , physics , geometry , electrode , quantum mechanics , artificial intelligence
This paper proposes a novel bus encoding method on MBUS in order to reduce the power consumption of system-on-chips (SoCs). The main contribution is to lower the bus activity by an average 64.55% and thus decrease the IO power consumption through reconfiguring the MBUS transmission. This method is effective because field-programmable gate array (FPGA) IOs are most likely to have very large capacitance associated with them and consequently dissipate a lot of dynamic power. Experimental result shows an average 70.96% total power reduction compared with the original MBUS implementation
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom