z-logo
open-access-imgOpen Access
ULPD and CPTL Pull-Up Stages for Differential Cascode Voltage Switch Logic
Author(s) -
Avireni Srinivasulu,
Madugula Rajesh
Publication year - 2013
Publication title -
journal of engineering
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.244
H-Index - 20
eISSN - 2314-4912
pISSN - 2314-4904
DOI - 10.1155/2013/595296
Subject(s) - cascode , resistor , cmos , electronic engineering , pass transistor logic , propagation delay , electronic circuit , cadence , transistor , integrated injection logic , computer science , electrical engineering , very large scale integration , logic level , logic gate , voltage , engineering , amplifier
Two new structures for Differential Cascode Voltage Switch Logic (DCVSL) pull-up stage are proposed. In conventional DCVSL structure, low-to-high propagation delay is larger than high-to-low propagation delay this could be brought down by using DCVSL-R. Promoting resistors in DCVSL-R structure increase the parasitic effects and unavoidable delay and it also occupies more area on the chip (Turker et al., 2011). In order to minimize these problems, a new Ultra-Low-Power Diode (ULPD) structures in place of resistors have been suggested. This provides the minimum parasitic effects and reduces area on the chip. Second proposed circuit uses Complementary Pass Transistor Logic (CPTL) structure, which provides complementary outputs. This contributes an alternate circuit for conventional DCVSL structure. The performances of the proposed circuits are examined using Cadence and the model parameters of a 180 nm CMOS process. The simulation results of these two circuits are compared and presented. These circuits are found to be suitable for VLSI implementation

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom