Efficient Test Application for Core-Based Systems Using Twisted-Ring Counters
Author(s) -
Anshuman Chandra,
Krishnendu Chakrabarty,
Mark C. Hansen
Publication year - 2000
Publication title -
vlsi design
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.123
H-Index - 24
eISSN - 1065-514X
pISSN - 1026-7123
DOI - 10.1155/2001/75139
Subject(s) - test compression , automatic test pattern generation , benchmark (surveying) , test set , computer science , test (biology) , code coverage , core (optical fiber) , algorithm , design for testing , set (abstract data type) , electronic circuit , parallel computing , reliability engineering , engineering , artificial intelligence , testability , software , paleontology , telecommunications , electrical engineering , geodesy , geography , biology , programming language
We present novel test set encoding and pattern decompression methods for core-based systems. These are based on the use of twisted-ring counters and offer a number of important advantages-significant test compression (over 10X in many cases), less tester memory and reduced testing time, the ability to use a slow tester without compromising test quality or testing time, and no performance degradation for the core under test. Surprisingly, the encoded test sets obtained from partially-specified test sets (test cubes) are often smaller than the compacted test sets generated by automatic test pattern generation programs. Moreover, a large number ofpatterns are applied test-per-clock to cores, thereby increasing the likelihood of detecting non-modeled faults. Experimental results for the ISCAS benchmark circuits demonstrate that the proposed test architecture offers an attractive solution to the problem of achieving high test quality and low testing time with relatively slower, less expensive testers.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom