Process Variability for Devices at and beyond the 7 nm Node
Author(s) -
J. Lorenz,
Asen Asenov,
Eberhard Baer,
Sylvain Barraud,
F. Kluepfel,
C. Millar,
Mihail Nedjalkov
Publication year - 2018
Publication title -
ecs journal of solid state science and technology
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.488
H-Index - 51
eISSN - 2162-8777
pISSN - 2162-8769
DOI - 10.1149/2.0051811jss
Subject(s) - process (computing) , node (physics) , computer science , process variation , reliability engineering , engineering , structural engineering , operating system
Advanced CMOS devices are increasingly affected by various kinds of process variations. Whereas the impact of statistical process variations such as Random Dopant Fluctuations has for several years been discussed in numerous publications, the effect of systematic process variations which result from non-idealities of the equipment used or from various layout issues has got much less attention. Therefore, in the first part of this paper, an overview of the sources of process variability is given. In order to assess and minimize the impact of variations on device and circuit performance, relevant systematic and statistical variations must be simulated in parallel, from equipment through process to device and circuit level. Correlations must be traced from their source to the final result. In this paper the approach implemented in the cooperative European project SUPERAID7 to reach these goals is presented.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom