z-logo
open-access-imgOpen Access
Timing analysis in high-level synthesis
Author(s) -
Kuehlmann, A.,
R. A. Bergamaschi
Publication year - 1992
Language(s) - English
Resource type - Book series
ISBN - 0-8186-3010-8
DOI - 10.1145/304032.304132
This paper presents a comprehensive timing model for behavioral-level specifications and algorithms for timing analysis in high-level synthesis. It is based on a timing network which models the data flow as well as the control flow in the behavioral input specification. The delay values for the network modules are created by invoking the same logic synthesis procedure applied after behavioral synthesis. The timing network is built only once for a given behavioral description. Several parameters are used to explore different scheduling pos- sibilities as well as different optimization modes (area, delay), without changing the network. The use of the timing model in conjunction with a path-based schedul- ing algorithm is presented. Results for several bench- marks attested the accuracy of this approach.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom