Compiler Optimization for Reducing Leakage Power in Multithread BSP Programs
Author(s) -
Wen-Li Shih,
YiPing You,
Chung-Wen Huang,
Jenq Kuen Lee
Publication year - 2014
Publication title -
acm transactions on design automation of electronic systems
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.266
H-Index - 51
eISSN - 1557-7309
pISSN - 1084-4309
DOI - 10.1145/2668119
Subject(s) - computer science , optimizing compiler , compiler , parallel computing , multithreading , energy consumption , thread (computing) , simultaneous multithreading , dataflow , power gating , embedded system , power optimization , power management , power (physics) , operating system , power consumption , voltage , transistor , ecology , physics , quantum mechanics , biology
Multithread programming is widely adopted in novel embedded system applications due to its high performance and flexibility. This article addresses compiler optimization for reducing the power consumption of multithread programs. A traditional compiler employs energy management techniques that analyze component usage in control-flow graphs with a focus on single-thread programs. In this environment the leakage power can be controlled by inserting on and off instructions based on component usage information generated by flow equations. However, these methods cannot be directly extended to a multithread environment due to concurrent execution issues. This article presents a multithread power-gating framework composed of multithread power-gating analysis (MTPGA) and predicated power-gating (PPG) energy management mechanisms for reducing the leakage power when executing multithread programs on simultaneous multithreading (SMT) machines. Our multithread programming model is based on hierarchical bulk-synchronous parallel (BSP) models. Based on a multithread component analysis with dataflow equations, our MTPGA framework estimates the energy usage of multithread programs and inserts PPG operations as power controls for energy management. We performed experiments by incorporating our power optimization framework into SUIF compiler tools and by simulating the energy consumption with a post-estimated SMT simulator based on Wattch toolkits. The experimental results show that the total energy consumption of a system with PPG support and our power optimization method is reduced by an average of 10.09% for BSP programs relative to a system without a power-gating mechanism on leakage contribution set to 30%; and the total energy consumption is reduced by an average of 4.27% on leakage contribution set to 10%. The results demonstrate our mechanisms are effective in reducing the leakage energy of BSP multithread programs.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom