An analysis of dynamic scheduling techniques for symbolic applications
Author(s) -
Alessandra Costa,
Alessandro De Gloria,
Paolo Faraboschi,
Mauro Olivieri
Publication year - 1993
Publication title -
proceedings of the 26th annual international symposium on microarchitecture
Language(s) - English
DOI - 10.1145/255235.255284
VLIW processors are viewed as an attractive way of achieving instruction-level parallelism because of their ability to issue multiple operations per cycle with relatively simple control logic. They are also perceived as being of limited interest as products because of the problem of object code compatibility across processors having different hardware latencies and varying levels of parallelism. The author introduces the concept of delayed split-issue and the dynamic scheduling hardware which, together, solve the compatibility problem for VLIW processors and, in fact, make it possible for such processors to use all of the interlocking and scoreboarding techniques that are known for superscalar processors.<>
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom