Integrated microarchitectural floorplanning and run-time controller for inductive noise mitigation
Author(s) -
Michael B. Healy,
Fayez Mohamood,
Hsien-Hsin S. Lee,
Sung Kyu Lim
Publication year - 2011
Publication title -
acm transactions on design automation of electronic systems
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 0.266
H-Index - 51
eISSN - 1557-7309
pISSN - 1084-4309
DOI - 10.1145/2003695.2003706
Subject(s) - floorplan , computer science , noise (video) , overhead (engineering) , microprocessor , ringing , microarchitecture , static timing analysis , electronic engineering , embedded system , engineering , telecommunications , enhanced data rates for gsm evolution , artificial intelligence , image (mathematics) , operating system
In this article, we propose a design methodology using two complementary techniques to address high-frequency inductive noise in the early design phase of a microprocessor. First, we propose a noise-aware floorplanning technique that uses microarchitectural profile information to create noise-aware floorplans. Second, we present the design of a dynamic inductive-noise controlling mechanism at the microarchitectural level, which limits the on-die current demand within predefined bounds, regardless of the native power and current characteristics of running applications. By dynamically monitoring the access patterns of microarchitectural modules, our mechanism can effectively limit simultaneous switching activity of close-by modules, thereby leveling voltage ringing at local power-pins. Compared to prior art, our di/dt alleviation technique is the first that takes the processor's floorplan, as well as its power-pin distribution, into account to provide a finer-grained control with minimal performance degradation. Based on the evaluation results using 2D floorplans, we show that our techniques can significantly improve inductive noise induced by current demand variation and reduce the average current variability by up to 7 times, with an average performance overhead of 4.0%. In addition, our floorplan reduces the noise margin violations using our noise-aware floorplan by an average of 56.3% while reducing the decap budget by 28%.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom