z-logo
open-access-imgOpen Access
Hierarchical Value Cache Encoding for Off-Chip Data Bus
Author(s) -
Chung-Hsiang Lin,
Chia-Lin Yang,
Ku-Jei King
Publication year - 2007
Publication title -
islped'06 proceedings of the 2006 international symposium on low power electronics and design
Language(s) - English
Resource type - Conference proceedings
ISBN - 1-59593-462-6
DOI - 10.1145/1165573.1165607
Subject(s) - components, circuits, devices and systems
Off-chip data bus consumes a significant part of system power. Recent works use small caches (Value Cache) at each side of the off-chip data bus, and transmit cache indexes instead of data values to reduce bus switching activity. A larger VC has a higher VC hit rate, but it also incurs more switching activity on a VC hit. In this paper, we propose the hierarchical VC design concept that provides a good tradeoff between VC capacity and bus switching activity. Our experimental results show that the proposed hierarchlical VC design reduces the off-chip data bus energy by 60.2%.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom