z-logo
open-access-imgOpen Access
SoC test scheduling using the B-tree based floorplanning technique
Author(s) -
Jen-Yi Wuu,
Tung-Chieh Chen,
YaoWen Chang
Publication year - 2005
Publication title -
ntur (臺灣機構典藏)
Language(s) - English
Resource type - Conference proceedings
ISBN - 0-7803-8737-6
DOI - 10.1145/1120725.1120937
Subject(s) - floorplan , computer science , scheduling (production processes) , parallel computing , system on a chip , mathematical optimization , algorithm , embedded system , mathematics
We present in this paper a new algorithm to co-optimize the problems of test scheduling and core wrapper design under power constraints for core-based SoC (System on Chip) designs. The problem of test scheduling is first transformed into a floorplanning problem with a given maximum height (test access mechanism width) constraint. Then, we apply the B*-tree based floorplanning technique to solve the SoC test scheduling problem. Experimental results based on the ITC'02 benchmarks show that our method is very effective and efficient---our method obtains the best results ever reported for SoC test scheduling with power constraint in every efficient running time. Compared with recent works, our method achieves average improvements of 4.7% to 20.1%.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom