z-logo
open-access-imgOpen Access
Influence of Bit Line Twisting on the Faulty Behavior of DRAMs
Author(s) -
Zaid Al-ars,
Martin Herzog,
Ivo Schanstra,
A. J. Van De Goor
Publication year - 2004
Publication title -
records of the 2004 international workshop on memory technology, design and testing, 2004.
Language(s) - English
DOI - 10.1109/mtdt.2004.12
Bit line twisting is an effective design method commonly used to reduce the impact of bit line coupling noise in high density memory devices. This paper investi- gates the way bit line twisting influences the faulty behav- ior of DRAMs, based on an analytical evaluation of cou- pling effects on the one hand, and a simulation-based fault analysis using a Spice simulation model on the other. Two different DRAM twisting schemes, in addition to a third un- twisted bit line scheme, are presented and analyzed. Both the analytical and the simulation-based evaluation results show that each scheme has its own specific impact on the faulty behavior. The same approach presented in the paper can be used to analyze the impact of other bit line twisting schemes on the memory faulty behavior.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom