Implementation of an Economic Jitter Compliance Test for a Multi-Gigabit Device on ATE
Author(s) -
Gert Hansel,
Korbinian Stieglbauer
Publication year - 2004
Publication title -
2004 international conferce on test
Language(s) - English
Resource type - Book series
ISBN - 0-7803-8581-0
DOI - 10.1109/itc.2004.94
State of the art communication devices combine multiple high-speed interfaces like SFI4.2 and XAUI with speeds up to 3.2 Gigabits per second (Gbps) on a single CMOS chip. One key parameter common to the specification of these interfaces is the jitter observed on the transmitters. Existing automated test approaches are not able to cover this parameter during production test at a reasonable economical performance, determined by the following items: capital investment, time-to-market (TTM) and test cost per chip. This paper includes a discussion of the need for jitter separation, a thorough review of jitter separation algorithms and also presents the results of a specific jitter separation approach with an at-speed ATE system.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom