z-logo
open-access-imgOpen Access
IR Drop Reduction via a Flip-Flop Resynthesis Technique
Author(s) -
Jiun-Kuan Wu,
Tsung-Yi Wu,
Liang-Ying Lu,
Kuang-Yao Chen
Publication year - 2008
Publication title -
9th international symposium on quality electronic design (isqed 2008)
Language(s) - English
DOI - 10.1109/isqed.2008.83
Clock skew scheduling for peak current reduction is a conventional technique for solving IR-drop problem in physical design stage. In this paper, we propose two kinds of long delay flip-flops and a heuristic algorithm that is used to resynthesized flip-flops of a circuit. Because the switching times of flip-flops in the resynthesized circuit are staggered, the IR drop effect can be reduced. Unlike clock skew scheduling, our technique not only can be used in physical design stage but also in logic design stage. The other advantages of our technique over the clock skew optimization technique are that our technique has less area overhead and has more opportunities to find a better result.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom