z-logo
open-access-imgOpen Access
Clock Skew Evaluation Considering Manufacturing Variability in Mesh-Style Clock Distribution
Author(s) -
Shinya Abe,
Masanori Hashimoto,
Takao Onoye
Publication year - 2008
Language(s) - English
DOI - 10.1109/isqed.2008.119
Influence of manufacturing variability on circuit performance has been increasing because of finer manufacturing process and lowered supply voltage. In this paper, we focus on mesh-style clock distribution which is believed to be effective for reducing clock skew, and we evaluate clock skew considering manufacturing and design variabilities. Considering MOS transistor variation — random and spatially-correlated variation — and non-uniform flip-flop (FF) placement, we demonstrate that spatially-correlated variation and severe non-uniform FF distribution can be major sources of clock skew. We also examine the dependency of clock skew on design parameters, and reveal that finer clock mesh does not necessarily reduce clock skew. key words: mesh-style clock distribution, clock skew

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom