Reconfiguration algorithm for degradable processor arrays based on row and column rerouting
Author(s) -
Masaru Fukushi,
Susumu Horiguchi
Publication year - 2004
Publication title -
19th ieee international symposium on defect and fault tolerance in vlsi systems, 2004. dft 2004. proceedings.
Language(s) - English
DOI - 10.1109/dft.2004.49
This paper discusses the reconfiguration problem of two-dimensional degradable VLSI/WSI processor arrays under the row and column rerouting constraints. Some algorithms have been proposed for this problem; however they are not designed to be implemented in hardware for self-reconfigurable systems. In this paper we propose an efficient reconfiguration algorithm for degradable processor arrays based on the simple schemes of row and column rerouting. For the aim of realizing self-reconfiguration, the new rerouting schemes employed in our method are designed to be executed using only local information from neighboring processors. The performances of proposed algorithm are compared with previous studies and it indicates that the proposed algorithm achieves better results in terms of harvest and degradation.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom