Incorporating signature-monitoring technique in VLIW processors
Author(s) -
Yung-Yuan Chen,
Kun-Feng Chen
Publication year - 2004
Publication title -
19th ieee international symposium on defect and fault tolerance in vlsi systems, 2004. dft 2004. proceedings.
Language(s) - English
DOI - 10.1109/dft.2004.34
This paper presents the architecture of watchdog processor using hybrid signature-monitoring technique to detect the control-flow errors occurring in the VLIW processor. The hybrid signature-monitoring technique combines the vertical signature scheme with the horizontal signature scheme. The detailed designs of the watchdog processor that include the synchronous issue between watchdog processor and VLIW processor are discussed. We then implement and validate the proposed watchdog processor in VHDL. The fault simulation is conducted to justify the error-defection coverage and latency.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom