z-logo
open-access-imgOpen Access
A packet scheduling algorithm for IPSec multi-accelerator based systems
Author(s) -
Fabien Castanier,
Alberto Ferrante,
Vincenzo Piuri
Publication year - 2004
Publication title -
proceedings. 15th ieee international conference on application-specific systems, architectures and processors, 2004.
Language(s) - English
DOI - 10.1109/asap.2004.10016
IPSec is a suite of protocols that adds security to communications at the IP level. Protocols within the IPSec suite make extensive use of cryptographic algorithms. Since these algorithms are computationally very intensive, some hardware acceleration is needed to support high throughput. We discuss a scheduling algorithm for distributing IPSec packet processing over the CPU with a software implementation of the cryptographic algorithms considered and multiple cryptographic accelerators. High-level simulations and the related results are provided to show the properties of the algorithm. Some architectural improvements suitable to better exploit this scheduling algorithm are also presented.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom